## Shri Mata Vaishno Devi University, Katra

School of Electronics 8. Communication Engineering B. Tech. (E&CE) Minor / Major Examination (Even Semester) 2018-19

Entry No. 17BEC 033

Date: 04/02/2019

Course Title: Microprocessor Systems / Microprocessors & Microcontrollers Course Code: ECL 2060/2062

Time Allowed: 1 1/2 Hours

Max Marks: [20]

CO1

CO1

Attempt All Questions. ii. Make Assumptions as needed i.

## Answer the following in brief: $(5 \times 1 = 05 \text{ Marks})$ QX.

(a) How many times will the DCR instruction be executed in the following program? Why? LXI H, 3000H

Again: DCR L

JNZ Again (b) What will be the contents of AC (Auxiliary Carry Flag) after execution of following? MVI A, 7DH

SUI OFH (e) What will be the contents of CY (Carry Flag) after execution of following? Why? MVI A, 7DH

MVIB, 5FH STA 2010H

(d) Draw a properly labeled Timing Diagram of a typical Memory Write cycle of 8085.

(e) Draw circuit diagram showing the de-multiplexing of the Multiplexed Address Data CO<sub>2</sub>

Bus of 8085 μ-processor. Write a program in 8085 Assembly language to compare the two bytes stored at memory CO3 location 3000H & 3001H and store 00H at 3002H if both the numbers are equal else store 01H

(a) Design and draw circuit diagram showing the interface of one 8KB ROM & one 8 KB at 3002H. (03 Marks) CO2 RAM with 8085  $\mu$ -processor with starting address of ROM at 0000H. (03 Marks)

(b) Write a program in 8085 Assembly language to perform the subtraction of a 16 bit number stored at 3000H (LSB) & 3001H (MSB) from another 16 bit number stored at 3002H(LSB) & 3003H (MSB) and store the 16 bit result at 3004H (LSB) & 3005H (MSB).

Q4. Draw properly labeled Timing diagram illustrating the status of the various buses and important CO1 control signals for the fetch and execute cycle for the following 8085 instructions: LDA 2030H. CO3

Assume that this instruction is stored starting from memory location 0000H. (03 Marks) Write a program in 8085 Assembly language to copy 16 bytes of data starting from memory location 4000H to memory location starting from 3000H in reverse (Data from 4000H to 300FH,

4001H to 300EH and so on) while storing 00h in the 16 source locations from 4000H. (03 Marks)

| Course                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Outcomes CO Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Questions<br>Mapping | Marks  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| The second secon | Identify detailed Hardware and functional architecture of 8085 μ-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1(a, b, c, d),       | 07     |
| No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Islantify detailed Hardware and functional archives                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4 2(2)               | 04     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LOOK 1 LE CONTROLLE GIVING TO LE CONTROLLE ADDITIONS ADD | 1(e), 3(a)           |        |
| CO2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Design and analyze hardware interest along with various peripheral                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2, 3(b), 5           | 09     |
| CO3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Design and write software in Assembly language and Design   |                      | 1 of 1 |

## Shri Mata Vaishno Devi University, Katra

School of Electronics & Communication Engineering B. Tech. (E&CE) Minor-II (Even Semester) 2018-19

Entry No. 17BEC033

Course Title: Microprocessor Systems / Microprocessors & Microcontrollers / Microprocessor & Interface

Course Code: ECL 2060/2062/2061

Time Allowed: 1 1/2 Hours

Max Marks: [20]

i. Attempt All Questions. ii. Make Assumptions as needed

Answer the following in brief:  $(4 \times 1 = 04 \text{ Marks})$ 

(a) Calculate the number of T-states in the execution of this program snippet.

CO3

LXI H, 0200H Again: DCR L

JNZ Again DCR H JNZ Again

Write the initialization code snippet to configure the interrupts in 8085  $\mu$ -processor such that Interrupt RST 7.5 is disabled while Interrupt RST 5.5 & 6.5 are enabled.

(c) Write the Interrupt Vector Address of the INTR interrupt of 8085.

CO1

(d) What will be the contents of SP register at completion of following snippet: LXI SP, 27FFH

соз

CALL 1000H

HLT

co

Write a program in 8085 Assembly language to find out the highest and smallest numbers out of the 10 numbers already stored starting from 3000H. For this purpose, two sub-routines called HIGHEST and LOWEST are called in the main program which find and store the Highest number at 3100H & find and store the lowest number at 3102H. Write the Main program and the two sub-routines. Make assumptions as needed. (04 Marks)

и со2

Design and draw circuit diagram showing the interface of one 8KB ROM, one 4KB ROM & two 2 KB RAM with 8085  $\mu$ -processor with starting address of ROM at 0000H while the address of RAM should start from 8000H. **(04 Marks)** 

CO

Two sensors circuit have been designed such that one of them generates a pulse whenever the person wearing them climbs up a stair by 1 step while the other sensor circuit generates a pulse whenever the person wearing them comes down the stair by 1 step. Draw a block schematic of  $8085~\mu$ -processor based circuit using which we can see at memory location 4300H the actual number of steps high the person wearing them is on the stairs. Show block diagram of hardware design and write software in assembly language of  $8085~\mu$ -processor for implementation of same. Use interrupts. (01+04=05 Marks)

65 600

Write a Delay subroutine in 8085 assembly language which generates a delay of 220  $\mu$ s if the data at memory location 4100H is DCH or generates a delay of 110  $\mu$ s if the data at memory location 4100H is 6AH. Assume that crystal frequency is 6MHz. (03 Marks)

003

| Course O | utcomes CO Description                                                                                                                                                                                                                                                        | Questions<br>Mapping | Total<br>Marks |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|
| No.      | to the detailed Hardware and functional architecture of 3083 k processes                                                                                                                                                                                                      | 1(a, b, c, d), 4     | 07             |
|          | controller along with their instruction set                                                                                                                                                                                                                                   | 1(e), 3(a)           | 04             |
| CO2      | Design and analyze flat dware into the peripherals and 8051 µ-controller along with various peripherals and 8051 µ-controller in Assembly language and Embedded C for applications which Design and write software in Assembly language and Embedded C for applications which | 1(a, b, d), 2, 4.    | 15             |
| соз      | Design and write software in μ-controller use 8085 μ-processor and 8051 μ-controller                                                                                                                                                                                          |                      |                |

## Shri Mata Vaishno Devi University, Katra

**School of Electronics & Communication Engineering** B. Tech. (E&CE) Major (Even Semester) 2018-19

-BE(033 Entry No.

Date: 06/05/2019

Course Title: Microprocessor Systems ECL 2060

Time Allowed: 3 Hours

Max Marks: [50]

Attempt All Questions. ii. Make Assumptions as needed iii) Crystal 11.0592MHz for 8051

| Q1.  | Answer the following in brief: (7 x 1 = 07 Marks)                                                                                                                                   | _    |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|      | (a) Calculate the delay generated because of following code snippet assuming crystal of 6MHz.                                                                                       |      |
|      | LDA 3000H                                                                                                                                                                           | CO3  |
|      | Again: DCR A                                                                                                                                                                        |      |
| 1200 | NOP                                                                                                                                                                                 |      |
|      | JNZ Again                                                                                                                                                                           |      |
|      | Write the structure of RIM instruction of 8085 μ-processor.                                                                                                                         |      |
|      | (c) Show the list of Interrupts of 8051 μC along with Vestor Addresses                                                                                                              | CO1  |
|      | (c) Show the list of Interrupts of 8051 µC along with Vector Addresses in ascending level of priority  (d) PSEN signal is activated in 8051 when                                    | CO1  |
|      | (e) If EA pin of 8051 is connected to ground then after reset the first instruction is fetched from                                                                                 | CO1  |
|      |                                                                                                                                                                                     | CO1  |
|      | Why is de-bouncing of key required when interfaced to μ-processor?                                                                                                                  | CO2  |
|      | (g) Write down the steps executed in response to POP H instruction in 8085 assembly language.                                                                                       | CO2  |
| 02.  | a) Draw Port Structure of P2 of 8051 and show how it can function as a Port as well as Address-                                                                                     | CO3  |
| -    | Bus. (2 ½ Marks)                                                                                                                                                                    | cos  |
|      | Write code snippet in Embedded C for 8051 μC to Enable all interrupts in 8051 but mask the Serial                                                                                   | CO3  |
|      | Port Interrupt. (2 ½ Marks)                                                                                                                                                         |      |
| -Q3. | a) Draw circuit diagram illustrating interface of ADC 0808 to 8051 with proper labeling of signals. Write                                                                           | CO2/ |
|      | code in embedded C to read and convert the analog voltage at Analog channel 0 & Analog Channel                                                                                      | CO3  |
|      | 7, 10 times and store the converted values starting from 3000H for Channel 0 and starting from                                                                                      |      |
|      | 300AH for Channel 7. (2 ½ + 2 ½ =05 Marks)                                                                                                                                          | CO2/ |
|      | b) Draw circuit diagram illustrating interface of one switch and two LEDs to 8051 port. Write code (C or                                                                            | CO3  |
|      | Assembly) such that LED1 turns ON if switch is pressed and LED2 turns ON when switch is not pressed.                                                                                |      |
|      | (2 ½ + 2 ½ =05 Marks)                                                                                                                                                               |      |
| Q4.  | a) Design and draw circuit diagram showing the interface of two 4KB ROMs, & three 2 KB RAM with                                                                                     | CO2  |
|      | 8085 μ-processor with starting address of ROM at 0000H while the address of RAM should start from                                                                                   |      |
|      | A000H. (03 Marks)                                                                                                                                                                   |      |
| _    | Write code in Embedded C to transmit 10 bytes of data starting from memory location 3000H @ 4800                                                                                    | CO3  |
|      | baud in a frame of 10 bytes. Make necessary assumptions. (03 Marks)                                                                                                                 | 001  |
|      | Draw properly labeled Timing diagram illustrating the status of the various buses and important                                                                                     | CO1  |
|      | control signals for the fetch and execute cycle for the 8085 instruction LDAX B. Assume that this                                                                                   |      |
|      | instruction is stored starting from memory location 3000H. (03 Marks)                                                                                                               | CO3  |
| Q5.  | a) Write a sub-routine in 8085 Assembly language to find the 16 bit sum of five 16 bit numbers stored                                                                               | 003  |
|      | starting from memory location 3000H till 3009H and store the sum at 3009H & 300AH. (05 Marks)                                                                                       | CO1  |
|      | by Write briefly about the Interrupt Architecture of 8085 processor. (05 Marks)                                                                                                     | CO2/ |
|      | Draw circuit diagram to show the interface of 01 Key to RST 5.5 and another key to RST 6.5 interrupts                                                                               | CO3  |
|      | of 8085 μprocessor. Write Code in 8085 assembly language such that pressing of the key at RST 5.5                                                                                   |      |
|      | results in increase in count at memory location 3000H by 2 while pressing key at RST 6.5 reduces the                                                                                |      |
|      | count at 3000H by 1. (2 ½ + 2 ½ =05 Marks)                                                                                                                                          | CO3  |
| Q6/  | (a) Write code in embedded C to generate a delay of 55µs using Timer of 8051µC. (02 Marks)                                                                                          | соз  |
| /    | Write code in embedded C to generate a delay of 35μC and the role of PCON Register. (02 Marks)  Write about the Low power modes available in 8051 μC and the role of PCON Register. |      |
| -    |                                                                                                                                                                                     |      |

| Course C | Outcomes CO Description                                                                                                                     | Questions<br>Mapping            | Total<br>Marks |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|
| No.      | Identify detailed Hardware and functional architecture of 8085 $\mu$ -processor and 8051 $\mu$ -                                            | 1(b, c, d, e),<br>4(c), 5(b)    | 12             |
| CO1      | controller along with their instruction set  Design and analyze hardware interface circuits for various applications using 8085 μ-processor | 1(f, g), 3, 4(a),<br>5(c)       | 12 ½           |
| CO2      | and 9051 u-controller along with various peripherals                                                                                        | 1(a), 2, 3,<br>4(b), 5(a, c), 6 | 25 1/2         |
| соз      | Design and write software in Assembly language and Elizabeth Line 8085 μ-processor and 8051 μ-controller                                    |                                 | e 1 of 1       |